# Sample variables file for BCM94356 WLBGA iPA, eLNA+switch board with PCIe for production package # History: # 1. July 24 2014 - updated pa parameters by BRCM # 2. August 22 2014 - updated pa parameters by MOTO (John Ballen) # 3. September 19 2014 - use GPIO instead of PCIe to wake up the host (Andrey Gostev) # Following fields WILL be written into OTP # Following fields WILL NOT be written in OTP # [NVRAM ONLY] NVRAMRev=$Rev: 373428 $ sromrev=11 boardrev=0x1101 macaddr=00:90:4c:19:80:01 boardtype=0x0732 boardflags=0x12401201 #enable LNA1 bypass for both 2G & 5G boardflags2=0x00802000 boardflags3=0x4800018a #boardnum=57410 ccode=0 regrev=0 antswitch=0 pdgain5g=4 pdgain2g=4 tworangetssi2g=0 tworangetssi5g=0 paprdis=0 femctrl=10 vendid=0x14e4 devid=0x43ec manfid=0x2d0 #prodid=0x052e nocrc=1 otpimagesize=484 xtalfreq=37400 rxgains2gtrelnabypa0=1 rxgains2gtrelnabypa1=1 #2G elna gain from datasheet is 14dB #2G elna gain changed to 12dB rxgains2gelnagaina0=3 rxgains2gelnagaina1=3 #triso values for 2G are picked from older nvram. Might need to change. rxgains2gtrisoa0=6 rxgains2gtrisoa1=6 rxgains5gtrelnabypa0=1 rxgains5gmtrelnabypa0=1 rxgains5ghtrelnabypa0=1 rxgains5gtrelnabypa1=1 rxgains5gmtrelnabypa1=1 rxgains5ghtrelnabypa1=1 #5G elna gain from datasheet is 12dB rxgains5gelnagaina0=3 rxgains5gmelnagaina0=3 rxgains5ghelnagaina0=3 rxgains5gelnagaina1=3 rxgains5gmelnagaina1=3 rxgains5ghelnagaina1=3 #triso values for 5G are picked from older nvram. Might need to change. rxgains5gtrisoa0=5 rxgains5gmtrisoa0=6 rxgains5ghtrisoa0=6 rxgains5gtrisoa1=5 rxgains5gmtrisoa1=6 rxgains5ghtrisoa1=6 rxchain=3 txchain=3 aa2g=3 aa5g=3 agbg0=2 agbg1=2 aga0=2 aga1=2 tssipos2g=1 extpagain2g=2 tssipos5g=1 extpagain5g=2 tempthresh=120 tempoffset=255 rawtempsense=0x1ff pa2ga0=-152,5791,-672 pa2ga1=-135,6043,-685 pa2gccka0=-167,6004,-717 pa2gccka1=-171,6024,-725 pa5ga0=-228,5211,-665,-229,5136,-656,-219,5440,-690,-225,5321,-677 pa5ga1=-190,6045,-742,-172,6243,-743,-204,5889,-726,-208,5853,-727 subband5gver=0x4 pdoffsetcckma0=0x3333 pdoffsetcckma1=0x3333 pdoffset40ma0=0x0000 pdoffset80ma0=0x0000 pdoffset40ma1=0x0000 pdoffset80ma1=0x0000 maxp2ga0=74 maxp5ga0=74,74,74,74 maxp2ga1=74 maxp5ga1=74,74,74,74 cckbw202gpo=0x0000 cckbw20ul2gpo=0x0000 mcsbw202gpo=0xa9855422 mcsbw402gpo=0xa9855422 dot11agofdmhrbw202gpo=0x5542 ofdmlrbw202gpo=0x0022 mcsbw205glpo=0xa9866663 mcsbw405glpo=0xb9966664 mcsbw805glpo=0xbb866665 mcsbw205gmpo=0xd9866663 mcsbw405gmpo=0xa9866663 mcsbw805gmpo=0xcc866665 mcsbw205ghpo=0xdc866663 mcsbw405ghpo=0xaa866663 mcsbw805ghpo=0xdd866665 mcslr5glpo=0x0000 mcslr5gmpo=0x0000 mcslr5ghpo=0x0000 sb20in40hrpo=0x0 sb20in80and160hr5glpo=0x0 sb40and80hr5glpo=0x0 sb20in80and160hr5gmpo=0x0 sb40and80hr5gmpo=0x0 sb20in80and160hr5ghpo=0x0 sb40and80hr5ghpo=0x0 sb20in40lrpo=0x0 sb20in80and160lr5glpo=0x0 sb40and80lr5glpo=0x0 sb20in80and160lr5gmpo=0x0 sb40and80lr5gmpo=0x0 sb20in80and160lr5ghpo=0x0 sb40and80lr5ghpo=0x0 dot11agduphrpo=0x0 dot11agduplrpo=0x0 phycal_tempdelta=25 temps_period=15 temps_hysteresis=15 AvVmid_c0=2,140,2,145,2,145,2,145,2,145 AvVmid_c1=2,140,2,145,2,145,2,145,2,145 AvVmid_c2=0,0,0,0,0,0,0,0,0,0 rssicorrnorm_c0=4,4 rssicorrnorm_c1=4,4 rssicorrnorm5g_c0=1,2,3,1,2,3,1,2,3,1,2,3 rssicorrnorm5g_c1=1,2,3,1,2,3,1,2,3,1,2,3 epsdelta2g0=0 epsdelta2g1=0 ofdmfilttype=1 swctrlmap_2g=0x00001040,0xC0300000,0x40200000,0x803020,0x0ff swctrlmap_5g=0x00000202,0x05050000,0x01010000,0x000000,0x047 swctrlmapext_5g=0x00000000,0x00000000,0x00000000,0x000000,0x000 swctrlmapext_2g=0x00000000,0x00000000,0x00000000,0x000000,0x000 ltecxmux=0x534201 btc_mode=1 cckdigfilttype=1 cck_onecore_tx = 1 host_wake_opt=0 phy4350_ss_opt=1 #PCIe Header Values #pciehdr_00=0x380f #pciehdr_01=0x3800 #pciehdr_02=${boardtype} #pciehdr_03=${vendid} #pciehdr_04=0x021c #pciehdr_05=0x1b7e #pciehdr_06=0x0a00 #pciehdr_07=0x0000 #pciehdr_08=0x0000 #pciehdr_09=0x0000 #pciehdr_10=0x0000 #pciehdr_11=0x0000 #pciehdr_12=0x00d4 #pciehdr_13=0x253c #pciehdr_14=0x2164 #pciehdr_15=0x3203 #pciehdr_16=0x3e5f #pciehdr_17=0x9605 #pciehdr_18=0x9f2f #pciehdr_19=0x79b6 #pciehdr_20=0x8080 #pciehdr_21=0x0c03 #pciehdr_22=0x4000 #pciehdr_23=0x3240 #pciehdr_24=0x5f00 #pciehdr_25=0x4df4 #pciehdr_26=0x8090 #pciehdr_27=0xee00 #pciehdr_28=0x8630 #pciehdr_29=0x0180 #pciehdr_30=0x002b #pciehdr_31=0x0000 #pciehdr_32=0x0000 #pciehdr_33=0x0000 #pciehdr_34=0x0000 #pciehdr_35=0x0000 #pciehdr_36=0x0000 #pciehdr_37=0x0000 #pciehdr_38=0x0000 #pciehdr_39=0x0000 #pciehdr_40=0x0000 #pciehdr_41=0x0000 #pciehdr_42=0x8800 #pciehdr_43=0x030a #pciehdr_44=0x0160 #pciehdr_45=0x0000 #pciehdr_46=0x0000 #pciehdr_47=0x0000 #pciehdr_48=${devid} #pciehdr_49=0x8000 #pciehdr_50=0x0002 #pciehdr_51=0x0000 #pciehdr_52=0x3ff5 #pciehdr_53=0x1800 #pciehdr_54=0x0000 #pciehdr_55=0x0000 #pciehdr_56=0x0000 #pciehdr_57=0x0000 #pciehdr_58=0x0000 #pciehdr_59=0x0000 #pciehdr_60=0x0000 #pciehdr_61=0x0000 #pciehdr_62=0x0000 #pciehdr_63=0x0000