#include &soc { kgsl_smmu: kgsl-smmu@3da0000 { compatible = "qcom,qsmmu-v500"; reg = <0x3da0000 0x10000>, <0x3dc2000 0x20>; reg-names = "base", "tcu-base"; #iommu-cells = <2>; qcom,skip-init; qcom,use-3-lvl-tables; qcom,no-dynamic-asid; #global-interrupts = <1>; #size-cells = <1>; #address-cells = <1>; ranges; qcom,regulator-names = "vdd"; vdd-supply = <&gpu_cx_gdsc>; clocks = <&gcc GCC_GPU_MEMNOC_GFX_CLK>, <&gcc GCC_GPU_SNOC_DVM_GFX_CLK>, <&gpucc GPU_CC_AHB_CLK>, <&gpucc GPU_CC_HLOS1_VOTE_GPU_SMMU_CLK>; clock-names = "gcc_gpu_memnoc_gfx", "gcc_gpu_snoc_dvm_gfx", "gpu_cc_ahb", "gpu_cc_hlos1_vote_gpu_smmu_clk"; interrupts = , , , , , , , , ; qcom,msm-bus,vectors-KBps = , , <0 0>, , , <0 1000>; qcom,actlr = /* All CBs of GFX: +15 deep PF */ <0x0 0x3ff 0x32B>, <0x400 0x3ff 0x32B>; gfx_0_tbu: gfx_0_tbu@3dc5000 { compatible = "qcom,qsmmuv500-tbu"; reg = <0x3dc5000 0x1000>, <0x3dc2200 0x8>; reg-names = "base", "status-reg"; qcom,stream-id-range = <0x0 0x400>; interrupts = ; }; gfx_1_tbu: gfx_1_tbu@3dc9000 { compatible = "qcom,qsmmuv500-tbu"; reg = <0x3dc9000 0x1000>, <0x3dc2208 0x8>; reg-names = "base", "status-reg"; qcom,stream-id-range = <0x400 0x400>; interrupts = ; }; }; apps_smmu: apps-smmu@15000000 { compatible = "qcom,qsmmu-v500"; reg = <0x15000000 0x100000>, <0x15182000 0x20>; reg-names = "base", "tcu-base"; #iommu-cells = <2>; qcom,skip-init; qcom,use-3-lvl-tables; #global-interrupts = <1>; #size-cells = <1>; #address-cells = <1>; ranges; interrupts = , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , ; qcom,msm-bus,name = "apps_smmu"; qcom,msm-bus,num-cases = <2>; qcom,msm-bus,active-only; qcom,msm-bus,num-paths = <1>; qcom,msm-bus,vectors-KBps = , , <0 0>, , , <0 1000>; qcom,actlr = /* For HF-0 TBU +3 deep PF */ <0x800 0x3ff 0x103>, /* For HF-1 TBU +3 deep PF */ <0xd00 0x5e0 0x103>, <0xc80 0x5e0 0x103>, <0xc20 0x5e0 0x103>, <0xd20 0x5e0 0x103>, <0xca0 0x5e0 0x103>, <0xd40 0x5e0 0x103>, <0xcc0 0x5e0 0x103>, <0xf40 0x402 0x103>, <0xf42 0x402 0x103>, /* For SF-0 TBU +3 deep PF */ <0x1000 0x3ff 0x103>, /* For NPU +3 deep PF */ <0x1861 0x400 0x103>, <0x1862 0x400 0x103>, <0x1863 0x404 0x103>, <0x1864 0x400 0x103>, <0x1865 0x400 0x103>, <0x1868 0x400 0x103>; anoc_1_tbu: anoc_1_tbu@15185000 { compatible = "qcom,qsmmuv500-tbu"; reg = <0x15185000 0x1000>, <0x15182200 0x8>; reg-names = "base", "status-reg"; qcom,stream-id-range = <0x0 0x400>; interrupts = ; qcom,msm-bus,name = "apps_smmu"; qcom,msm-bus,num-cases = <2>; qcom,msm-bus,active-only; qcom,msm-bus,num-paths = <1>; qcom,msm-bus,vectors-KBps = , , <0 0>, , , <0 1000>; }; anoc_2_tbu: anoc_2_tbu@15189000 { compatible = "qcom,qsmmuv500-tbu"; reg = <0x15189000 0x1000>, <0x15182208 0x8>; reg-names = "base", "status-reg"; qcom,stream-id-range = <0x400 0x400>; interrupts = ; qcom,msm-bus,name = "apps_smmu"; qcom,msm-bus,num-cases = <2>; qcom,msm-bus,active-only; qcom,msm-bus,num-paths = <1>; qcom,msm-bus,vectors-KBps = , , <0 0>, , , <0 1000>; }; mnoc_hf_0_tbu: mnoc_hf_0_tbu@1518d000 { compatible = "qcom,qsmmuv500-tbu"; reg = <0x1518D000 0x1000>, <0x15182210 0x8>; reg-names = "base", "status-reg"; qcom,stream-id-range = <0x800 0x400>; interrupts = ; qcom,regulator-names = "vdd"; vdd-supply = <&hlos1_vote_mmnoc_mmu_tbu_hf0_gdsc>; qcom,msm-bus,name = "mnoc_hf_0_tbu"; qcom,msm-bus,num-cases = <2>; qcom,msm-bus,active-only; qcom,msm-bus,num-paths = <1>; qcom,msm-bus,vectors-KBps = , , <0 0>, , , <0 1000>; }; mnoc_hf_1_tbu: mnoc_hf_1_tbu@15191000 { compatible = "qcom,qsmmuv500-tbu"; reg = <0x15191000 0x1000>, <0x15182218 0x8>; reg-names = "base", "status-reg"; qcom,stream-id-range = <0xc00 0x400>; interrupts = ; qcom,regulator-names = "vdd"; vdd-supply = <&hlos1_vote_mmnoc_mmu_tbu_hf1_gdsc>; qcom,msm-bus,name = "mnoc_hf_1_tbu"; qcom,msm-bus,num-cases = <2>; qcom,msm-bus,active-only; qcom,msm-bus,num-paths = <1>; qcom,msm-bus,vectors-KBps = , , <0 0>, , , <0 1000>; }; mnoc_sf_0_tbu: mnoc_sf_0_tbu@15195000 { compatible = "qcom,qsmmuv500-tbu"; reg = <0x15195000 0x1000>, <0x15182220 0x8>; reg-names = "base", "status-reg"; qcom,stream-id-range = <0x1000 0x400>; interrupts = ; qcom,regulator-names = "vdd"; vdd-supply = <&hlos1_vote_mmnoc_mmu_tbu_sf0_gdsc>; qcom,msm-bus,name = "mnoc_sf_0_tbu"; qcom,msm-bus,num-cases = <2>; qcom,msm-bus,active-only; qcom,msm-bus,num-paths = <1>; qcom,msm-bus,vectors-KBps = , , <0 0>, , , <0 1000>; }; adsp_tbu: adsp_tbu@15199000 { compatible = "qcom,qsmmuv500-tbu"; reg = <0x15199000 0x1000>, <0x15182228 0x8>; reg-names = "base", "status-reg"; qcom,stream-id-range = <0x1400 0x400>; interrupts = ; qcom,msm-bus,name = "apps_smmu"; qcom,msm-bus,num-cases = <2>; qcom,msm-bus,active-only; qcom,msm-bus,num-paths = <1>; qcom,msm-bus,vectors-KBps = , , <0 0>, , , <0 1000>; }; compute_dsp_0_tbu: compute_dsp_0_tbu@1519d000 { compatible = "qcom,qsmmuv500-tbu"; reg = <0x1519D000 0x1000>, <0x15182230 0x8>; reg-names = "base", "status-reg"; qcom,stream-id-range = <0x1800 0x400>; interrupts = ; qcom,msm-bus,name = "apps_smmu"; qcom,msm-bus,num-cases = <2>; qcom,msm-bus,active-only; qcom,msm-bus,num-paths = <1>; qcom,msm-bus,vectors-KBps = , , <0 0>, , , <0 1000>; }; compute_dsp_1_tbu: compute_dsp_1_tbu@151a1000 { compatible = "qcom,qsmmuv500-tbu"; reg = <0x151A1000 0x1000>, <0x15182238 0x8>; reg-names = "base", "status-reg"; qcom,stream-id-range = <0x1c00 0x400>; interrupts = ; qcom,msm-bus,name = "apps_smmu"; qcom,msm-bus,num-cases = <2>; qcom,msm-bus,active-only; qcom,msm-bus,num-paths = <1>; qcom,msm-bus,vectors-KBps = , , <0 0>, , , <0 1000>; }; }; kgsl_iommu_test_device { compatible = "iommu-debug-test"; qcom,iommu-dma = "disabled"; iommus = <&kgsl_smmu 0x7 0x400>; }; apps_iommu_test_device { compatible = "iommu-debug-test"; qcom,iommu-dma = "disabled"; iommus = <&apps_smmu 0x1 0>; }; apps_iommu_coherent_test_device { compatible = "iommu-debug-test"; qcom,iommu-dma = "disabled"; iommus = <&apps_smmu 0x3 0>; dma-coherent; }; };