&soc { /* QUPv3 SE Instances * Qup0 0: SE 0 * Qup0 1: SE 1 * Qup0 2: SE 2 * Qup0 3: SE 3 * Qup0 4: SE 4 * Qup0 5: SE 5 * Qup0 6: SE 6 * Qup0 7: SE 7 * Qup1 0: SE 8 * Qup1 1: SE 9 * Qup1 2: SE 10 * Qup1 3: SE 11 * Qup1 4: SE 12 * Qup1 5: SE 13 * Qup2 0: SE 14 * Qup2 1: SE 15 * Qup2 2: SE 16 * Qup2 3: SE 17 * Qup2 4: SE 18 * Qup2 5: SE 19 */ /* GPI Instance */ gpi_dma0: qcom,gpi-dma@800000 { compatible = "qcom,gpi-dma"; #dma-cells = <5>; reg = <0x800000 0x60000>; reg-names = "gpi-top"; iommus = <&apps_smmu 0xd6 0x0>; qcom,max-num-gpii = <13>; interrupts = , , , , , , , , , , , , ; qcom,gpii-mask = <0xfa>; qcom,ev-factor = <2>; qcom,iommu-dma-addr-pool = <0x100000 0x100000>; dma-coherent; status = "disabled"; }; /* QUPv3_0 wrapper instance */ qupv3_0: qcom,qupv3_0_geni_se@8c0000 { compatible = "qcom,geni-se-qup"; reg = <0x8c0000 0x6000>; #address-cells = <1>; #size-cells = <1>; ranges; clock-names = "m-ahb", "s-ahb"; clocks = <&gcc GCC_QUPV3_WRAP_0_M_AHB_CLK>, <&gcc GCC_QUPV3_WRAP_0_S_AHB_CLK>; iommus = <&apps_smmu 0xc3 0x0>; qcom,iommu-dma-addr-pool = <0x40000000 0x10000000>; qcom,iommu-geometry = <0x40000000 0x10000000>; qcom,iommu-dma = "fastmap"; status = "ok"; qupv3_se0_i2c: i2c@880000 { compatible = "qcom,i2c-geni"; reg = <0x880000 0x4000>; #address-cells = <1>; #size-cells = <0>; interrupts = ; clock-names = "se-clk"; clocks = <&gcc GCC_QUPV3_WRAP0_S0_CLK>; interconnect-names = "qup-core", "qup-config", "qup-memory"; interconnects = <&aggre1_noc MASTER_QUP_0 &mc_virt SLAVE_EBI1>, <&aggre1_noc MASTER_QUP_0 &mc_virt SLAVE_EBI1>, <&aggre1_noc MASTER_QUP_0 &mc_virt SLAVE_EBI1>; pinctrl-names = "default", "sleep"; pinctrl-0 = <&qupv3_se0_i2c_active>; pinctrl-1 = <&qupv3_se0_i2c_sleep>; status = "disabled"; }; qupv3_se0_spi: spi@880000 { compatible = "qcom,spi-geni"; reg = <0x880000 0x4000>; #address-cells = <1>; #size-cells = <0>; reg-names = "se_phys"; interrupts = ; clock-names = "se-clk"; clocks = <&gcc GCC_QUPV3_WRAP0_S0_CLK>; interconnect-names = "qup-core", "qup-config", "qup-memory"; interconnects = <&aggre1_noc MASTER_QUP_0 &mc_virt SLAVE_EBI1>, <&aggre1_noc MASTER_QUP_0 &mc_virt SLAVE_EBI1>, <&aggre1_noc MASTER_QUP_0 &mc_virt SLAVE_EBI1>; pinctrl-names = "default", "sleep"; pinctrl-0 = <&qupv3_se0_spi_active>; pinctrl-1 = <&qupv3_se0_spi_sleep>; spi-max-frequency = <50000000>; status = "disabled"; }; qupv3_se1_i2c: i2c@884000 { compatible = "qcom,i2c-geni"; reg = <0x884000 0x4000>; #address-cells = <1>; #size-cells = <0>; interrupts = ; clock-names = "se-clk"; clocks = <&gcc GCC_QUPV3_WRAP0_S1_CLK>; interconnect-names = "qup-core", "qup-config", "qup-memory"; interconnects = <&aggre1_noc MASTER_QUP_0 &mc_virt SLAVE_EBI1>, <&aggre1_noc MASTER_QUP_0 &mc_virt SLAVE_EBI1>, <&aggre1_noc MASTER_QUP_0 &mc_virt SLAVE_EBI1>; pinctrl-names = "default", "sleep"; pinctrl-0 = <&qupv3_se1_i2c_active>; pinctrl-1 = <&qupv3_se1_i2c_sleep>; status = "disabled"; }; qupv3_se1_spi: spi@884000 { compatible = "qcom,spi-geni"; reg = <0x884000 0x4000>; #address-cells = <1>; #size-cells = <0>; reg-names = "se_phys"; interrupts = ; clock-names = "se-clk"; clocks = <&gcc GCC_QUPV3_WRAP0_S1_CLK>; interconnect-names = "qup-core", "qup-config", "qup-memory"; interconnects = <&aggre1_noc MASTER_QUP_0 &mc_virt SLAVE_EBI1>, <&aggre1_noc MASTER_QUP_0 &mc_virt SLAVE_EBI1>, <&aggre1_noc MASTER_QUP_0 &mc_virt SLAVE_EBI1>; pinctrl-names = "default", "sleep"; pinctrl-0 = <&qupv3_se1_spi_active>; pinctrl-1 = <&qupv3_se1_spi_sleep>; spi-max-frequency = <50000000>; status = "disabled"; }; qupv3_se2_i2c: i2c@888000 { compatible = "qcom,i2c-geni"; reg = <0x888000 0x4000>; #address-cells = <1>; #size-cells = <0>; interrupts = ; clock-names = "se-clk"; clocks = <&gcc GCC_QUPV3_WRAP0_S2_CLK>; interconnect-names = "qup-core", "qup-config", "qup-memory"; interconnects = <&aggre1_noc MASTER_QUP_0 &mc_virt SLAVE_EBI1>, <&aggre1_noc MASTER_QUP_0 &mc_virt SLAVE_EBI1>, <&aggre1_noc MASTER_QUP_0 &mc_virt SLAVE_EBI1>; pinctrl-names = "default", "sleep"; pinctrl-0 = <&qupv3_se2_i2c_active>; pinctrl-1 = <&qupv3_se2_i2c_sleep>; status = "disabled"; }; qupv3_se2_spi: spi@888000 { compatible = "qcom,spi-geni"; reg = <0x888000 0x4000>; #address-cells = <1>; #size-cells = <0>; reg-names = "se_phys"; interrupts = ; clock-names = "se-clk"; clocks = <&gcc GCC_QUPV3_WRAP0_S2_CLK>; interconnect-names = "qup-core", "qup-config", "qup-memory"; interconnects = <&aggre1_noc MASTER_QUP_0 &mc_virt SLAVE_EBI1>, <&aggre1_noc MASTER_QUP_0 &mc_virt SLAVE_EBI1>, <&aggre1_noc MASTER_QUP_0 &mc_virt SLAVE_EBI1>; pinctrl-names = "default", "sleep"; pinctrl-0 = <&qupv3_se2_spi_active>; pinctrl-1 = <&qupv3_se2_spi_sleep>; spi-max-frequency = <50000000>; status = "disabled"; }; qupv3_se3_i2c: i2c@88c000 { compatible = "qcom,i2c-geni"; reg = <0x88c000 0x4000>; #address-cells = <1>; #size-cells = <0>; interrupts = ; clock-names = "se-clk"; clocks = <&gcc GCC_QUPV3_WRAP0_S3_CLK>; interconnect-names = "qup-core", "qup-config", "qup-memory"; interconnects = <&aggre1_noc MASTER_QUP_0 &mc_virt SLAVE_EBI1>, <&aggre1_noc MASTER_QUP_0 &mc_virt SLAVE_EBI1>, <&aggre1_noc MASTER_QUP_0 &mc_virt SLAVE_EBI1>; pinctrl-names = "default", "sleep"; pinctrl-0 = <&qupv3_se3_i2c_active>; pinctrl-1 = <&qupv3_se3_i2c_sleep>; status = "disabled"; }; qupv3_se3_spi: spi@88c000 { compatible = "qcom,spi-geni"; reg = <0x88c000 0x4000>; #address-cells = <1>; #size-cells = <0>; reg-names = "se_phys"; interrupts = ; clock-names = "se-clk"; clocks = <&gcc GCC_QUPV3_WRAP0_S3_CLK>; interconnect-names = "qup-core", "qup-config", "qup-memory"; interconnects = <&aggre1_noc MASTER_QUP_0 &mc_virt SLAVE_EBI1>, <&aggre1_noc MASTER_QUP_0 &mc_virt SLAVE_EBI1>, <&aggre1_noc MASTER_QUP_0 &mc_virt SLAVE_EBI1>; pinctrl-names = "default", "sleep"; pinctrl-0 = <&qupv3_se3_spi_active>; pinctrl-1 = <&qupv3_se3_spi_sleep>; spi-max-frequency = <50000000>; status = "disabled"; }; qupv3_se4_i2c: i2c@890000 { compatible = "qcom,i2c-geni"; reg = <0x890000 0x4000>; #address-cells = <1>; #size-cells = <0>; interrupts = ; clock-names = "se-clk"; clocks = <&gcc GCC_QUPV3_WRAP0_S4_CLK>; interconnect-names = "qup-core", "qup-config", "qup-memory"; interconnects = <&aggre1_noc MASTER_QUP_0 &mc_virt SLAVE_EBI1>, <&aggre1_noc MASTER_QUP_0 &mc_virt SLAVE_EBI1>, <&aggre1_noc MASTER_QUP_0 &mc_virt SLAVE_EBI1>; pinctrl-names = "default", "sleep"; pinctrl-0 = <&qupv3_se4_i2c_active>; pinctrl-1 = <&qupv3_se4_i2c_sleep>; status = "disabled"; }; qupv3_se4_spi: spi@890000 { compatible = "qcom,spi-geni"; reg = <0x890000 0x4000>; #address-cells = <1>; #size-cells = <0>; reg-names = "se_phys"; interrupts = ; clock-names = "se-clk"; clocks = <&gcc GCC_QUPV3_WRAP0_S4_CLK>; interconnect-names = "qup-core", "qup-config", "qup-memory"; interconnects = <&aggre1_noc MASTER_QUP_0 &mc_virt SLAVE_EBI1>, <&aggre1_noc MASTER_QUP_0 &mc_virt SLAVE_EBI1>, <&aggre1_noc MASTER_QUP_0 &mc_virt SLAVE_EBI1>; pinctrl-names = "default", "sleep"; pinctrl-0 = <&qupv3_se4_spi_active>; pinctrl-1 = <&qupv3_se4_spi_sleep>; spi-max-frequency = <50000000>; status = "disabled"; }; qupv3_se5_i2c: i2c@894000 { compatible = "qcom,i2c-geni"; reg = <0x894000 0x4000>; #address-cells = <1>; #size-cells = <0>; interrupts = ; clock-names = "se-clk"; clocks = <&gcc GCC_QUPV3_WRAP0_S5_CLK>; interconnect-names = "qup-core", "qup-config", "qup-memory"; interconnects = <&aggre1_noc MASTER_QUP_0 &mc_virt SLAVE_EBI1>, <&aggre1_noc MASTER_QUP_0 &mc_virt SLAVE_EBI1>, <&aggre1_noc MASTER_QUP_0 &mc_virt SLAVE_EBI1>; pinctrl-names = "default", "sleep"; pinctrl-0 = <&qupv3_se5_i2c_active>; pinctrl-1 = <&qupv3_se5_i2c_sleep>; status = "disabled"; }; qupv3_se5_spi: spi@894000 { compatible = "qcom,spi-geni"; reg = <0x894000 0x4000>; #address-cells = <1>; #size-cells = <0>; reg-names = "se_phys"; interrupts = ; clock-names = "se-clk"; clocks = <&gcc GCC_QUPV3_WRAP0_S5_CLK>; interconnect-names = "qup-core", "qup-config", "qup-memory"; interconnects = <&aggre1_noc MASTER_QUP_0 &mc_virt SLAVE_EBI1>, <&aggre1_noc MASTER_QUP_0 &mc_virt SLAVE_EBI1>, <&aggre1_noc MASTER_QUP_0 &mc_virt SLAVE_EBI1>; pinctrl-names = "default", "sleep"; pinctrl-0 = <&qupv3_se5_spi_active>; pinctrl-1 = <&qupv3_se5_spi_sleep>; spi-max-frequency = <50000000>; status = "disabled"; }; qupv3_se6_i2c: i2c@898000 { compatible = "qcom,i2c-geni"; reg = <0x898000 0x4000>; #address-cells = <1>; #size-cells = <0>; interrupts = ; clock-names = "se-clk"; clocks = <&gcc GCC_QUPV3_WRAP0_S6_CLK>; interconnect-names = "qup-core", "qup-config", "qup-memory"; interconnects = <&aggre1_noc MASTER_QUP_0 &mc_virt SLAVE_EBI1>, <&aggre1_noc MASTER_QUP_0 &mc_virt SLAVE_EBI1>, <&aggre1_noc MASTER_QUP_0 &mc_virt SLAVE_EBI1>; pinctrl-names = "default", "sleep"; pinctrl-0 = <&qupv3_se6_i2c_active>; pinctrl-1 = <&qupv3_se6_i2c_sleep>; status = "disabled"; }; qupv3_se6_spi: spi@898000 { compatible = "qcom,spi-geni"; reg = <0x898000 0x4000>; #address-cells = <1>; #size-cells = <0>; reg-names = "se_phys"; interrupts = ; clock-names = "se-clk"; clocks = <&gcc GCC_QUPV3_WRAP0_S6_CLK>; interconnect-names = "qup-core", "qup-config", "qup-memory"; interconnects = <&aggre1_noc MASTER_QUP_0 &mc_virt SLAVE_EBI1>, <&aggre1_noc MASTER_QUP_0 &mc_virt SLAVE_EBI1>, <&aggre1_noc MASTER_QUP_0 &mc_virt SLAVE_EBI1>; pinctrl-names = "default", "sleep"; pinctrl-0 = <&qupv3_se6_spi_active>; pinctrl-1 = <&qupv3_se6_spi_sleep>; spi-max-frequency = <50000000>; status = "disabled"; }; qupv3_se7_i2c: i2c@89c000 { compatible = "qcom,i2c-geni"; reg = <0x89c000 0x4000>; #address-cells = <1>; #size-cells = <0>; interrupts = ; clock-names = "se-clk"; clocks = <&gcc GCC_QUPV3_WRAP0_S7_CLK>; interconnect-names = "qup-core", "qup-config", "qup-memory"; interconnects = <&aggre1_noc MASTER_QUP_0 &mc_virt SLAVE_EBI1>, <&aggre1_noc MASTER_QUP_0 &mc_virt SLAVE_EBI1>, <&aggre1_noc MASTER_QUP_0 &mc_virt SLAVE_EBI1>; pinctrl-names = "default", "sleep"; pinctrl-0 = <&qupv3_se7_i2c_active>; pinctrl-1 = <&qupv3_se7_i2c_sleep>; status = "disabled"; }; qupv3_se7_spi: spi@89c000 { compatible = "qcom,spi-geni"; reg = <0x89c000 0x4000>; #address-cells = <1>; #size-cells = <0>; reg-names = "se_phys"; interrupts = ; clock-names = "se-clk"; clocks = <&gcc GCC_QUPV3_WRAP0_S7_CLK>; interconnect-names = "qup-core", "qup-config", "qup-memory"; interconnects = <&aggre1_noc MASTER_QUP_0 &mc_virt SLAVE_EBI1>, <&aggre1_noc MASTER_QUP_0 &mc_virt SLAVE_EBI1>, <&aggre1_noc MASTER_QUP_0 &mc_virt SLAVE_EBI1>; pinctrl-names = "default", "sleep"; pinctrl-0 = <&qupv3_se7_spi_active>; pinctrl-1 = <&qupv3_se7_spi_sleep>; spi-max-frequency = <50000000>; status = "disabled"; }; }; /* GPI Instance */ gpi_dma1: qcom,gpi-dma@a00000 { compatible = "qcom,gpi-dma"; #dma-cells = <5>; reg = <0xa00000 0x60000>; reg-names = "gpi-top"; iommus = <&apps_smmu 0x616 0x0>; qcom,max-num-gpii = <13>; interrupts = , , , , , , , , , , , , ; qcom,gpii-mask = <0xfa>; qcom,ev-factor = <2>; qcom,iommu-dma-addr-pool = <0x100000 0x100000>; dma-coherent; status = "ok"; }; /* QUPv3_1 wrapper instance */ qupv3_1: qcom,qupv3_1_geni_se@ac0000 { compatible = "qcom,geni-se-qup"; reg = <0xac0000 0x6000>; #address-cells = <1>; #size-cells = <1>; ranges; clock-names = "m-ahb", "s-ahb"; clocks = <&gcc GCC_QUPV3_WRAP_1_M_AHB_CLK>, <&gcc GCC_QUPV3_WRAP_1_S_AHB_CLK>; iommus = <&apps_smmu 0x603 0x0>; qcom,iommu-dma-addr-pool = <0x40000000 0x10000000>; qcom,iommu-geometry = <0x40000000 0x10000000>; qcom,iommu-dma = "fastmap"; status = "ok"; /* Debug UART Instance */ qupv3_se12_2uart: qcom,qup_uart@a90000 { compatible = "qcom,geni-debug-uart"; reg = <0xa90000 0x4000>; reg-names = "se_phys"; interrupts = ; clock-names = "se"; clocks = <&gcc GCC_QUPV3_WRAP1_S4_CLK>; interconnect-names = "qup-core", "qup-config", "qup-memory"; interconnects = <&aggre2_noc MASTER_QUP_1 &mc_virt SLAVE_EBI1>, <&aggre2_noc MASTER_QUP_1 &mc_virt SLAVE_EBI1>, <&aggre2_noc MASTER_QUP_1 &mc_virt SLAVE_EBI1>; pinctrl-names = "default", "sleep"; pinctrl-0 = <&qupv3_se12_2uart_active>; pinctrl-1 = <&qupv3_se12_2uart_sleep>; status = "disabled"; }; qupv3_se8_i2c: i2c@a80000 { compatible = "qcom,i2c-geni"; reg = <0xa80000 0x4000>; #address-cells = <1>; #size-cells = <0>; interrupts = ; clock-names = "se-clk"; clocks = <&gcc GCC_QUPV3_WRAP1_S0_CLK>; interconnect-names = "qup-core", "qup-config", "qup-memory"; interconnects = <&aggre2_noc MASTER_QUP_1 &mc_virt SLAVE_EBI1>, <&aggre2_noc MASTER_QUP_1 &mc_virt SLAVE_EBI1>, <&aggre2_noc MASTER_QUP_1 &mc_virt SLAVE_EBI1>; pinctrl-names = "default", "sleep"; pinctrl-0 = <&qupv3_se8_i2c_active>; pinctrl-1 = <&qupv3_se8_i2c_sleep>; status = "disabled"; }; qupv3_se8_spi: spi@a80000 { compatible = "qcom,spi-geni"; reg = <0xa80000 0x4000>; #address-cells = <1>; #size-cells = <0>; reg-names = "se_phys"; interrupts = ; clock-names = "se-clk"; clocks = <&gcc GCC_QUPV3_WRAP1_S0_CLK>; interconnect-names = "qup-core", "qup-config", "qup-memory"; interconnects = <&aggre2_noc MASTER_QUP_1 &mc_virt SLAVE_EBI1>, <&aggre2_noc MASTER_QUP_1 &mc_virt SLAVE_EBI1>, <&aggre2_noc MASTER_QUP_1 &mc_virt SLAVE_EBI1>; pinctrl-names = "default", "sleep"; pinctrl-0 = <&qupv3_se8_spi_active>; pinctrl-1 = <&qupv3_se8_spi_sleep>; spi-max-frequency = <50000000>; status = "disabled"; }; qupv3_se9_i2c: i2c@a84000 { compatible = "qcom,i2c-geni"; reg = <0xa84000 0x4000>; #address-cells = <1>; #size-cells = <0>; interrupts = ; clock-names = "se-clk"; clocks = <&gcc GCC_QUPV3_WRAP1_S1_CLK>; interconnect-names = "qup-core", "qup-config", "qup-memory"; interconnects = <&aggre2_noc MASTER_QUP_1 &mc_virt SLAVE_EBI1>, <&aggre2_noc MASTER_QUP_1 &mc_virt SLAVE_EBI1>, <&aggre2_noc MASTER_QUP_1 &mc_virt SLAVE_EBI1>; pinctrl-names = "default", "sleep"; pinctrl-0 = <&qupv3_se9_i2c_active>; pinctrl-1 = <&qupv3_se9_i2c_sleep>; status = "disabled"; }; qupv3_se9_spi: spi@a84000 { compatible = "qcom,spi-geni"; reg = <0xa84000 0x4000>; #address-cells = <1>; #size-cells = <0>; reg-names = "se_phys"; interrupts = ; clock-names = "se-clk"; clocks = <&gcc GCC_QUPV3_WRAP1_S1_CLK>; interconnect-names = "qup-core", "qup-config", "qup-memory"; interconnects = <&aggre2_noc MASTER_QUP_1 &mc_virt SLAVE_EBI1>, <&aggre2_noc MASTER_QUP_1 &mc_virt SLAVE_EBI1>, <&aggre2_noc MASTER_QUP_1 &mc_virt SLAVE_EBI1>; pinctrl-names = "default", "sleep"; pinctrl-0 = <&qupv3_se9_spi_active>; pinctrl-1 = <&qupv3_se9_spi_sleep>; spi-max-frequency = <50000000>; status = "disabled"; }; /* GNSS UART Instance */ qupv3_se9_2uart: qcom,qup_uart@a84000 { compatible = "qcom,msm-geni-serial-hs"; reg = <0xa84000 0x4000>; reg-names = "se_phys"; interrupts = ; clock-names = "se-clk"; clocks = <&gcc GCC_QUPV3_WRAP1_S1_CLK>; interconnect-names = "qup-core", "qup-config", "qup-memory"; interconnects = <&aggre2_noc MASTER_QUP_1 &mc_virt SLAVE_EBI1>, <&aggre2_noc MASTER_QUP_1 &mc_virt SLAVE_EBI1>, <&aggre2_noc MASTER_QUP_1 &mc_virt SLAVE_EBI1>; dmas = <&gpi_dma1 0 1 2 64 0>, <&gpi_dma1 1 1 2 64 0>; dma-names = "tx", "rx"; pinctrl-names = "default", "active", "sleep"; pinctrl-0 = <&qupv3_se9_2uart_default>; pinctrl-1 = <&qupv3_se9_2uart_active>; pinctrl-2 = <&qupv3_se9_2uart_sleep>; status = "disabled"; }; qupv3_se10_i2c: i2c@a88000 { compatible = "qcom,i2c-geni"; reg = <0xa88000 0x4000>; #address-cells = <1>; #size-cells = <0>; interrupts = ; clock-names = "se-clk"; clocks = <&gcc GCC_QUPV3_WRAP1_S2_CLK>; interconnect-names = "qup-core", "qup-config", "qup-memory"; interconnects = <&aggre2_noc MASTER_QUP_1 &mc_virt SLAVE_EBI1>, <&aggre2_noc MASTER_QUP_1 &mc_virt SLAVE_EBI1>, <&aggre2_noc MASTER_QUP_1 &mc_virt SLAVE_EBI1>; pinctrl-names = "default", "sleep"; pinctrl-0 = <&qupv3_se10_i2c_active>; pinctrl-1 = <&qupv3_se10_i2c_sleep>; status = "disabled"; }; qupv3_se10_spi: spi@a88000 { compatible = "qcom,spi-geni"; reg = <0xa88000 0x4000>; #address-cells = <1>; #size-cells = <0>; reg-names = "se_phys"; interrupts = ; clock-names = "se-clk"; clocks = <&gcc GCC_QUPV3_WRAP1_S2_CLK>; interconnect-names = "qup-core", "qup-config", "qup-memory"; interconnects = <&aggre2_noc MASTER_QUP_1 &mc_virt SLAVE_EBI1>, <&aggre2_noc MASTER_QUP_1 &mc_virt SLAVE_EBI1>, <&aggre2_noc MASTER_QUP_1 &mc_virt SLAVE_EBI1>; pinctrl-names = "default", "sleep"; pinctrl-0 = <&qupv3_se10_spi_active>; pinctrl-1 = <&qupv3_se10_spi_sleep>; spi-max-frequency = <50000000>; status = "disabled"; }; qupv3_se11_i2c: i2c@a8c000 { compatible = "qcom,i2c-geni"; reg = <0xa8c000 0x4000>; #address-cells = <1>; #size-cells = <0>; interrupts = ; clock-names = "se-clk"; clocks = <&gcc GCC_QUPV3_WRAP1_S3_CLK>; interconnect-names = "qup-core", "qup-config", "qup-memory"; interconnects = <&aggre2_noc MASTER_QUP_1 &mc_virt SLAVE_EBI1>, <&aggre2_noc MASTER_QUP_1 &mc_virt SLAVE_EBI1>, <&aggre2_noc MASTER_QUP_1 &mc_virt SLAVE_EBI1>; pinctrl-names = "default", "sleep"; pinctrl-0 = <&qupv3_se11_i2c_active>; pinctrl-1 = <&qupv3_se11_i2c_sleep>; status = "disabled"; }; qupv3_se11_spi: spi@a8c000 { compatible = "qcom,spi-geni"; reg = <0xa8c000 0x4000>; #address-cells = <1>; #size-cells = <0>; reg-names = "se_phys"; interrupts = ; clock-names = "se-clk"; clocks = <&gcc GCC_QUPV3_WRAP1_S3_CLK>; interconnect-names = "qup-core", "qup-config", "qup-memory"; interconnects = <&aggre2_noc MASTER_QUP_1 &mc_virt SLAVE_EBI1>, <&aggre2_noc MASTER_QUP_1 &mc_virt SLAVE_EBI1>, <&aggre2_noc MASTER_QUP_1 &mc_virt SLAVE_EBI1>; pinctrl-names = "default", "sleep"; pinctrl-0 = <&qupv3_se11_spi_active>; pinctrl-1 = <&qupv3_se11_spi_sleep>; spi-max-frequency = <50000000>; status = "disabled"; }; qupv3_se12_i2c: i2c@a90000 { compatible = "qcom,i2c-geni"; reg = <0xa90000 0x4000>; #address-cells = <1>; #size-cells = <0>; interrupts = ; clock-names = "se-clk"; clocks = <&gcc GCC_QUPV3_WRAP1_S4_CLK>; interconnect-names = "qup-core", "qup-config", "qup-memory"; interconnects = <&aggre2_noc MASTER_QUP_1 &mc_virt SLAVE_EBI1>, <&aggre2_noc MASTER_QUP_1 &mc_virt SLAVE_EBI1>, <&aggre2_noc MASTER_QUP_1 &mc_virt SLAVE_EBI1>; pinctrl-names = "default", "sleep"; pinctrl-0 = <&qupv3_se12_i2c_active>; pinctrl-1 = <&qupv3_se12_i2c_sleep>; status = "disabled"; }; qupv3_se12_spi: spi@a90000 { compatible = "qcom,spi-geni"; reg = <0xa90000 0x4000>; #address-cells = <1>; #size-cells = <0>; reg-names = "se_phys"; interrupts = ; clock-names = "se-clk"; clocks = <&gcc GCC_QUPV3_WRAP1_S4_CLK>; interconnect-names = "qup-core", "qup-config", "qup-memory"; interconnects = <&aggre2_noc MASTER_QUP_1 &mc_virt SLAVE_EBI1>, <&aggre2_noc MASTER_QUP_1 &mc_virt SLAVE_EBI1>, <&aggre2_noc MASTER_QUP_1 &mc_virt SLAVE_EBI1>; pinctrl-names = "default", "sleep"; pinctrl-0 = <&qupv3_se12_spi_active>; pinctrl-1 = <&qupv3_se12_spi_sleep>; spi-max-frequency = <50000000>; status = "disabled"; }; qupv3_se13_i2c: i2c@a94000 { compatible = "qcom,i2c-geni"; reg = <0xa94000 0x4000>; #address-cells = <1>; #size-cells = <0>; interrupts = ; clock-names = "se-clk"; clocks = <&gcc GCC_QUPV3_WRAP1_S5_CLK>; interconnect-names = "qup-core", "qup-config", "qup-memory"; interconnects = <&aggre2_noc MASTER_QUP_1 &mc_virt SLAVE_EBI1>, <&aggre2_noc MASTER_QUP_1 &mc_virt SLAVE_EBI1>, <&aggre2_noc MASTER_QUP_1 &mc_virt SLAVE_EBI1>; pinctrl-names = "default", "sleep"; pinctrl-0 = <&qupv3_se13_i2c_active>; pinctrl-1 = <&qupv3_se13_i2c_sleep>; status = "disabled"; }; qupv3_se13_spi: spi@a94000 { compatible = "qcom,spi-geni"; reg = <0xa94000 0x4000>; #address-cells = <1>; #size-cells = <0>; reg-names = "se_phys"; interrupts = ; clock-names = "se-clk"; clocks = <&gcc GCC_QUPV3_WRAP1_S5_CLK>; interconnect-names = "qup-core", "qup-config", "qup-memory"; interconnects = <&aggre2_noc MASTER_QUP_1 &mc_virt SLAVE_EBI1>, <&aggre2_noc MASTER_QUP_1 &mc_virt SLAVE_EBI1>, <&aggre2_noc MASTER_QUP_1 &mc_virt SLAVE_EBI1>; pinctrl-names = "default", "sleep"; pinctrl-0 = <&qupv3_se13_spi_active>; pinctrl-1 = <&qupv3_se13_spi_sleep>; spi-max-frequency = <50000000>; status = "disabled"; }; }; /* GPI Instance */ gpi_dma2: qcom,gpi-dma@c00000 { compatible = "qcom,gpi-dma"; #dma-cells = <5>; reg = <0xc00000 0x60000>; reg-names = "gpi-top"; iommus = <&apps_smmu 0x7b6 0x0>; qcom,max-num-gpii = <13>; interrupts = , , , , , , , , , , , , ; qcom,gpii-mask = <0xfa>; qcom,ev-factor = <2>; qcom,iommu-dma-addr-pool = <0x100000 0x100000>; dma-coherent; status = "disabled"; }; /* QUPv3_2 wrapper instance */ qupv3_2: qcom,qupv3_2_geni_se@cc0000 { compatible = "qcom,geni-se-qup"; reg = <0xcc0000 0x6000>; #address-cells = <1>; #size-cells = <1>; ranges; clock-names = "m-ahb", "s-ahb"; clocks = <&gcc GCC_QUPV3_WRAP_2_M_AHB_CLK>, <&gcc GCC_QUPV3_WRAP_2_S_AHB_CLK>; iommus = <&apps_smmu 0x7a3 0x0>; qcom,iommu-dma-addr-pool = <0x40000000 0x10000000>; qcom,iommu-geometry = <0x40000000 0x10000000>; qcom,iommu-dma = "fastmap"; status = "ok"; qupv3_se14_i2c: i2c@c80000 { compatible = "qcom,i2c-geni"; reg = <0xc80000 0x4000>; #address-cells = <1>; #size-cells = <0>; interrupts = ; clock-names = "se-clk"; clocks = <&gcc GCC_QUPV3_WRAP2_S0_CLK>; interconnect-names = "qup-core", "qup-config", "qup-memory"; interconnects = <&aggre2_noc MASTER_QUP_2 &mc_virt SLAVE_EBI1>, <&aggre2_noc MASTER_QUP_2 &mc_virt SLAVE_EBI1>, <&aggre2_noc MASTER_QUP_2 &mc_virt SLAVE_EBI1>; pinctrl-names = "default", "sleep"; pinctrl-0 = <&qupv3_se14_i2c_active>; pinctrl-1 = <&qupv3_se14_i2c_sleep>; status = "disabled"; }; qupv3_se14_spi: spi@c80000 { compatible = "qcom,spi-geni"; reg = <0xc80000 0x4000>; #address-cells = <1>; #size-cells = <0>; reg-names = "se_phys"; interrupts = ; clock-names = "se-clk"; clocks = <&gcc GCC_QUPV3_WRAP2_S0_CLK>; interconnect-names = "qup-core", "qup-config", "qup-memory"; interconnects = <&aggre2_noc MASTER_QUP_2 &mc_virt SLAVE_EBI1>, <&aggre2_noc MASTER_QUP_2 &mc_virt SLAVE_EBI1>, <&aggre2_noc MASTER_QUP_2 &mc_virt SLAVE_EBI1>; pinctrl-names = "default", "sleep"; pinctrl-0 = <&qupv3_se14_spi_active>; pinctrl-1 = <&qupv3_se14_spi_sleep>; spi-max-frequency = <50000000>; status = "disabled"; }; qupv3_se15_i2c: i2c@c84000 { compatible = "qcom,i2c-geni"; reg = <0xc84000 0x4000>; #address-cells = <1>; #size-cells = <0>; interrupts = ; clock-names = "se-clk"; clocks = <&gcc GCC_QUPV3_WRAP2_S1_CLK>; interconnect-names = "qup-core", "qup-config", "qup-memory"; interconnects = <&aggre2_noc MASTER_QUP_2 &mc_virt SLAVE_EBI1>, <&aggre2_noc MASTER_QUP_2 &mc_virt SLAVE_EBI1>, <&aggre2_noc MASTER_QUP_2 &mc_virt SLAVE_EBI1>; pinctrl-names = "default", "sleep"; pinctrl-0 = <&qupv3_se15_i2c_active>; pinctrl-1 = <&qupv3_se15_i2c_sleep>; status = "disabled"; }; qupv3_se15_spi: spi@c84000 { compatible = "qcom,spi-geni"; reg = <0xc84000 0x4000>; #address-cells = <1>; #size-cells = <0>; reg-names = "se_phys"; interrupts = ; clock-names = "se-clk"; clocks = <&gcc GCC_QUPV3_WRAP2_S1_CLK>; interconnect-names = "qup-core", "qup-config", "qup-memory"; interconnects = <&aggre2_noc MASTER_QUP_2 &mc_virt SLAVE_EBI1>, <&aggre2_noc MASTER_QUP_2 &mc_virt SLAVE_EBI1>, <&aggre2_noc MASTER_QUP_2 &mc_virt SLAVE_EBI1>; pinctrl-names = "default", "sleep"; pinctrl-0 = <&qupv3_se15_spi_active>; pinctrl-1 = <&qupv3_se15_spi_sleep>; spi-max-frequency = <50000000>; status = "disabled"; }; qupv3_se16_i2c: i2c@c88000 { compatible = "qcom,i2c-geni"; reg = <0xc88000 0x4000>; #address-cells = <1>; #size-cells = <0>; interrupts = ; clock-names = "se-clk"; clocks = <&gcc GCC_QUPV3_WRAP2_S2_CLK>; interconnect-names = "qup-core", "qup-config", "qup-memory"; interconnects = <&aggre2_noc MASTER_QUP_2 &mc_virt SLAVE_EBI1>, <&aggre2_noc MASTER_QUP_2 &mc_virt SLAVE_EBI1>, <&aggre2_noc MASTER_QUP_2 &mc_virt SLAVE_EBI1>; pinctrl-names = "default", "sleep"; pinctrl-0 = <&qupv3_se16_i2c_active>; pinctrl-1 = <&qupv3_se16_i2c_sleep>; status = "disabled"; }; qupv3_se16_spi: spi@c88000 { compatible = "qcom,spi-geni"; reg = <0xc88000 0x4000>; #address-cells = <1>; #size-cells = <0>; reg-names = "se_phys"; interrupts = ; clock-names = "se-clk"; clocks = <&gcc GCC_QUPV3_WRAP2_S2_CLK>; interconnect-names = "qup-core", "qup-config", "qup-memory"; interconnects = <&aggre2_noc MASTER_QUP_2 &mc_virt SLAVE_EBI1>, <&aggre2_noc MASTER_QUP_2 &mc_virt SLAVE_EBI1>, <&aggre2_noc MASTER_QUP_2 &mc_virt SLAVE_EBI1>; pinctrl-names = "default", "sleep"; pinctrl-0 = <&qupv3_se16_spi_active>; pinctrl-1 = <&qupv3_se16_spi_sleep>; spi-max-frequency = <50000000>; status = "disabled"; }; qupv3_se17_i2c: i2c@c8c000 { compatible = "qcom,i2c-geni"; reg = <0xc8c000 0x4000>; #address-cells = <1>; #size-cells = <0>; interrupts = ; clock-names = "se-clk"; clocks = <&gcc GCC_QUPV3_WRAP2_S3_CLK>; interconnect-names = "qup-core", "qup-config", "qup-memory"; interconnects = <&aggre2_noc MASTER_QUP_2 &mc_virt SLAVE_EBI1>, <&aggre2_noc MASTER_QUP_2 &mc_virt SLAVE_EBI1>, <&aggre2_noc MASTER_QUP_2 &mc_virt SLAVE_EBI1>; pinctrl-names = "default", "sleep"; pinctrl-0 = <&qupv3_se17_i2c_active>; pinctrl-1 = <&qupv3_se17_i2c_sleep>; status = "disabled"; }; qupv3_se17_spi: spi@c8c000 { compatible = "qcom,spi-geni"; reg = <0xc8c000 0x4000>; #address-cells = <1>; #size-cells = <0>; reg-names = "se_phys"; interrupts = ; clock-names = "se-clk"; clocks = <&gcc GCC_QUPV3_WRAP2_S3_CLK>; interconnect-names = "qup-core", "qup-config", "qup-memory"; interconnects = <&aggre2_noc MASTER_QUP_2 &mc_virt SLAVE_EBI1>, <&aggre2_noc MASTER_QUP_2 &mc_virt SLAVE_EBI1>, <&aggre2_noc MASTER_QUP_2 &mc_virt SLAVE_EBI1>; pinctrl-names = "default", "sleep"; pinctrl-0 = <&qupv3_se17_spi_active>; pinctrl-1 = <&qupv3_se17_spi_sleep>; spi-max-frequency = <50000000>; status = "disabled"; }; /* HS UART Instance */ qupv3_se17_4uart: qcom,qup_uart@c8c000 { compatible = "qcom,msm-geni-serial-hs"; reg = <0xc8c000 0x4000>; reg-names = "se_phys"; interrupts-extended = <&intc GIC_SPI 585 IRQ_TYPE_LEVEL_HIGH>, <&tlmm 46 IRQ_TYPE_LEVEL_HIGH>; clock-names = "se-clk"; clocks = <&gcc GCC_QUPV3_WRAP2_S3_CLK>; interconnect-names = "qup-core", "qup-config", "qup-memory"; interconnects = <&aggre2_noc MASTER_QUP_2 &mc_virt SLAVE_EBI1>, <&aggre2_noc MASTER_QUP_2 &mc_virt SLAVE_EBI1>, <&aggre2_noc MASTER_QUP_2 &mc_virt SLAVE_EBI1>; pinctrl-names = "default", "active", "sleep", "shutdown"; pinctrl-0 = <&qupv3_se17_default_ctsrtsrx>, <&qupv3_se17_default_tx>; pinctrl-1 = <&qupv3_se17_ctsrx>, <&qupv3_se17_rts>, <&qupv3_se17_tx>; pinctrl-2 = <&qupv3_se17_ctsrx>, <&qupv3_se17_rts>, <&qupv3_se17_tx>; pinctrl-3 = <&qupv3_se17_default_ctsrtsrx>, <&qupv3_se17_default_tx>; qcom,wakeup-byte = <0xFD>; status = "disabled"; }; qupv3_se18_i2c: i2c@c90000 { compatible = "qcom,i2c-geni"; reg = <0xc90000 0x4000>; #address-cells = <1>; #size-cells = <0>; interrupts = ; clock-names = "se-clk"; clocks = <&gcc GCC_QUPV3_WRAP2_S4_CLK>; interconnect-names = "qup-core", "qup-config", "qup-memory"; interconnects = <&aggre2_noc MASTER_QUP_2 &mc_virt SLAVE_EBI1>, <&aggre2_noc MASTER_QUP_2 &mc_virt SLAVE_EBI1>, <&aggre2_noc MASTER_QUP_2 &mc_virt SLAVE_EBI1>; pinctrl-names = "default", "sleep"; pinctrl-0 = <&qupv3_se18_i2c_active>; pinctrl-1 = <&qupv3_se18_i2c_sleep>; status = "disabled"; }; qupv3_se18_spi: spi@c90000 { compatible = "qcom,spi-geni"; reg = <0xc90000 0x4000>; #address-cells = <1>; #size-cells = <0>; reg-names = "se_phys"; interrupts = ; clock-names = "se-clk"; clocks = <&gcc GCC_QUPV3_WRAP2_S4_CLK>; interconnect-names = "qup-core", "qup-config", "qup-memory"; interconnects = <&aggre2_noc MASTER_QUP_2 &mc_virt SLAVE_EBI1>, <&aggre2_noc MASTER_QUP_2 &mc_virt SLAVE_EBI1>, <&aggre2_noc MASTER_QUP_2 &mc_virt SLAVE_EBI1>; pinctrl-names = "default", "sleep"; pinctrl-0 = <&qupv3_se18_spi_active>; pinctrl-1 = <&qupv3_se18_spi_sleep>; spi-max-frequency = <50000000>; status = "disabled"; }; qupv3_se19_i2c: i2c@c94000 { compatible = "qcom,i2c-geni"; reg = <0xc94000 0x4000>; #address-cells = <1>; #size-cells = <0>; interrupts = ; clock-names = "se-clk"; clocks = <&gcc GCC_QUPV3_WRAP2_S5_CLK>; interconnect-names = "qup-core", "qup-config", "qup-memory"; interconnects = <&aggre2_noc MASTER_QUP_2 &mc_virt SLAVE_EBI1>, <&aggre2_noc MASTER_QUP_2 &mc_virt SLAVE_EBI1>, <&aggre2_noc MASTER_QUP_2 &mc_virt SLAVE_EBI1>; pinctrl-names = "default", "sleep"; pinctrl-0 = <&qupv3_se19_i2c_active>; pinctrl-1 = <&qupv3_se19_i2c_sleep>; status = "disabled"; }; qupv3_se19_spi: spi@c94000 { compatible = "qcom,spi-geni"; reg = <0xc94000 0x4000>; #address-cells = <1>; #size-cells = <0>; reg-names = "se_phys"; interrupts = ; clock-names = "se-clk"; clocks = <&gcc GCC_QUPV3_WRAP2_S5_CLK>; interconnect-names = "qup-core", "qup-config", "qup-memory"; interconnects = <&aggre2_noc MASTER_QUP_2 &mc_virt SLAVE_EBI1>, <&aggre2_noc MASTER_QUP_2 &mc_virt SLAVE_EBI1>, <&aggre2_noc MASTER_QUP_2 &mc_virt SLAVE_EBI1>; pinctrl-names = "default", "sleep"; pinctrl-0 = <&qupv3_se19_spi_active>; pinctrl-1 = <&qupv3_se19_spi_sleep>; spi-max-frequency = <50000000>; status = "disabled"; }; }; };